

## Advanced SOC Design

Steps for Application Accelerator Development

Example: Robotics Computing – Visual Odometry

Jiin Lai



#### Purpose

This presentation introduces steps to convert a given application code written in C/C++ or Python to a hardware accelerator run on FPGA. The content is based on an NTHU implementation project, "Robotics Computing - Visual Odometry"

Referenced Example: Robotics Computing – Visual Odometry

Github:

https://github.com/bol-edu/robotics-computing?tab=readme-ov-file

Report:

https://github.com/bol-edu/robotics-computing/blob/main/report A288.pdf



#### **Topics**

- Vitis Development Flow Overview
- Steps to Development Application Accelerator



## Vitis Development Flow Overview

Reference: Vitis Development Flow

https://www.youtube.com/watch?v=EvBolP6Q2f8&list=PL5CoDA0gtOHWDIbsYuOj10\_ocqetwUlWF&index=11



## When Part of the Application Moved to FPGA





#### Vitis Programming and Execution Model

#### PCIe FPGA – Data Center



#### MPSOC – Embedded Platform



- 1. The host program writes the data needed by a kernel into the global memory of the FPGA device.
- 2. The host program sets up the input parameters of the kernel, and move data to FPGA Global memory.
- 3. The host program triggers the execution of the kernel.
- 4. The kernel performs the required computation, accessing global memory to read or write data as necessary. Kernels can also use streaming connections to communicate with other kernels.
- 5. The kernel notifies the host that it has completed its task.
- 6. The host program can transfer the data from global memory to host memory or give ownership of the data to another kernel.

What is the difference in execution model between PCIe FPGA v.s. MPSOC FPGA?



# Data Center Build Flow x86 Application Compilation main.cpp

GDB

G++ Compiler

RTL Interface conform to XRT execution model to take advantage of the automatic execution flow managed by the XRT.



> host.exe ./kernel.xclkbin

#### **Embedded Platform Build Flow**



> host.elf ./kernel.xclkbin



#### PYNQ = Embedded Jupyter Notebook + Pythonic integration of FPGA & Hard IPs



#### Software Interacts with FPGA



#### Overlay – package of

- Design Bitstream
- Design metadata file (hwh)
- C Driver



#### Target Flow

- Vivado IP Flow Target
  - Generate RTL IP for use in Block Design
  - No default interface
- Vitis Kernel Flow Target
  - Generate kernel object (.xo) to interact XRT
    - Sequential Mode ap\_ctrl\_hs
    - Pipeline Mode ap\_ctrl\_chain
    - Free-Running Mode ap\_ctrl\_none
  - Kernel Argument Interface
    - Scalars (s\_axilite)
    - Direct data transfer with global memory (m\_axi)
    - Streaming (axis)



## Guideline in HLS/Vitis Development



### Optimization Guideline





### Establish a Baseline Application Performance

- Measure Running Time
  - Profiling tools : valgrind, callgrind, gprof
  - Use <time.h>, clock()
- Measure Throughput
- Determine if it is PCle-bound
- Establish Overall Acceleration Goals

```
Each sample counts as 0.01 seconds.
      cumulative
                                      self
                                               total
        seconds
                  seconds
                              calls ms/call
                                              ms/call
                                                       name
 33.34
            0.02
                     0.02
                              7208
                                                 0.00
                                                       open
16.67
            0.03
                     0.01
                                                       offtime
 16.67
            0.04
                     0.01
                                        1.25
                                                 1.25
 16.67
            0.05
                     0.01
                                        1.43
                                                 1.43 write
 16.67
            0.06
                     0.01
                                                        mcount
  0.00
            0.06
                     0.00
                                236
                                        0.00
                                                 0.00
                                                      tzset
  0.00
            0.06
                     0.00
                                        0.00
                                                 0.00
                                                       tolower
  0.00
            0.06
                     0.00
                                        0.00
                                                 0.00
                                                       strlen
  0.00
            0.06
                     0.00
                                        0.00
                                                 0.00
                                                       strchr
                     0.00
                                                50.00
                                                       main
  0.00
            0.06
                                        0.00
  0.00
            0.06
                     0.00
                                                 0.00
                                                       memcpy
  0.00
            0.06
                     0.00
                                        0.00
                                                10.11
                                                       print
  0.00
            0.06
                     0.00
                                        0.00
  0.00
            0.06
                     0.00
```

```
$ xbutil dmatest
INFO: Found total 1 card(s), 1 are usable
Total DDR size: 65536 MB
Reporting from mem_topology:
Data Validity & DMA Test on bank0
Host -> PCIe -> FPGA write bandwidth = 11381.7 MB/s
Host <- PCIe <- FPGA read bandwidth = 8358.9 MB/s
Data Validity & DMA Test on bank1
Host -> PCIe -> FPGA write bandwidth = 11235.3 MB/s
Host <- PCIe <- FPGA read bandwidth = 7485.3 MB/s
INFO: xbutil dmatest succeeded.</pre>
```



#### Identify Functions to Accelerate

• From the dataflow graph, identify Performance Bottlenecks, consider the entire application's performance



- Identify Acceleration Potential
  - What is the parallelism of the function? Task-level, data-level
  - Computational Intensity? #-of-op / #-of-words-moved-from-slow-memory
  - Data access locality? Spatial / Temporal locality
  - Does Bottleneck come from I/O, computation, data movement, or synchronization?
    - PCIe throughput of 10GBs, software throughput of 50MBs, acceleration factor?



## **Identify Device Parallelism**

- Data-level Parallelism Wider datapath and processing more samples in parallel (SIMD) – Instantiate multiple Computation Units (CUs)
- Task-level parallelism Multiple Kernels



**Data-level Parallelism - Multiple CUs** 



Task-level Parallelism – Multiple Kernels



## Incorporate Software Application Parallelism to Improve Kernel Efficiency





#### **Figure: Host Application Timeline**





#### **Figure: Improved Timeline**





#### The Role of Host Program

- System Topology Scalable
  - Multiple CUs in one FPGA
  - Multiple FPGAs in one machine
  - Across network
- Functions ~ Operation System
  - Interface with Application (API)
  - Kernel Scheduling
  - Memory management and data movement scheduling
  - Data preprocessing/post-processing
  - Correctness check
  - System monitoring, tuning, metering



#### HLS Kernel Development Flow

- C-simulation Compile, Simulate, and Debug
  - Use Debugger Perspective to debug the code
  - Use **Pre-synthesis Control Flow Viewer** to identify where the optimization is needed

#### Synthesis

- Use directive or pragma to guide HLS optimization process (Minimize the code restructure to meet performance)
- Study Synthesis Summary Report
- Use Schedule Viewer, Property viewer, Dataflow viewer to analyze datapath and control flow
- C/RTL Co-simulation Verify RTL implementation (don't skip this step)
  - Use Waveform viewer or Co-simulation deadlock viewer if deadlock happens

#### **Regression & Auto-check**



#### Vitis Build Targets

#### Software Emulation - (C-simulation)

- Host program & PL kernels are natively compiled and running on host machine
- Source-level debugging of the kernel code running together with application and verifying the behavior of the system.

#### Hardware Emulation (C/RTL co-simulation)

- The host program runs natively on x86, kernel code is compiled into an RTL & run in simulator
- Provide cycle-accurate view of kernel logic. Getting initial performance estimate.
- Some issue in hardware may not be reproducible in hardware emulation.
- PCIe is a functional model, It does not reflect the actual PCIe bandwidth in hardware
- DDR is a functional model. It does not model the latency in hardware.

#### • Hardware -

- The kernel code is compiled into FPGA bitstream which runs in FPGA
- Reflect the actual performance of your accelerated application.
- Profiling data from this hardware run, and further optimize system performance.



#### Vitis Analyzer

- **Guidance** shows sub-optimalities in your application and provides actionable feedback on how to improve it.
- **Profile Summary** annotated details for the overall application performance.
- Application Timeline (timeline\_trace.csv)- displace host and device events on a common timeline
- HLS Report insights to guide kernel optimization
- Waveform View and Live Waveform Viewer insight into performance bottlenecks



#### Guidance

#### Provide informational messages

- Report violations
- Brief suggested resolutions
- Web link for detail resolution





## Profile Summary Report





### Profiling (Hardware Emulation, Hardware)

- Host and device timeline events
- OpenCL<sup>™</sup> or XRT native API call sequences
- Kernel execution sequence
- Kernel start and stop signals
- FPGA trace data including AXI transactions
- User event and range profiling



## Application Timeline





## **HLS Report**





### Waveform View and Live Waveform Viewer





## Review Logfile for C-simulation, Synthesis, C/RTL Cosimulation

- Logfile
- C-simulation
- Synthesis it shows the synthesis steps, various checking status, optimization result
  - Project and solution initialization loads source and constraints files, and configures the active solution for synthesis.
  - Start compilation reads source files into memory.
  - Interface detection and setup reviews and generates port and block interfaces for the function.
  - Burst read and write analysis for ports/interfaces.
  - Compiler transforms code to operations.
  - Performs Synthesizability checks.
  - Automatic pipelining of loops at trip-count threshold.
  - Unrolling loops, both automatic and user-directed.
  - Balance expressions using associative and commutative properties.
  - Loop flattening to reduce loop hierarchy.
  - Partial write detection (writing part of a memory word)
  - Finish architecture synthesis, start scheduling.
  - End scheduling, generate RTL code.
  - Report F-Max and loop constraint status.
- C/RTL Co-simulation



#### Guideline for Writing a Test Bench

- Separate the top function for synthesis from the test bench and header files.
- If there are multiple kernel functions, group them in one top-level function for synthesis.
- The test bench should execute the top-level function for multiple transactions, allowing different data values to be applied and verified. (test coverage)
- You will use the same test bench for C/RTL Co-simulation. If you want to calculate
  II during the RTL simulation, you also need to provide multiple transactions to
  calculate II accurately.
- Checking correctness of kernel run is important. The return value of function main() indicates the following:
  - Zero: Results are correct.
  - Non-zero value: Results are incorrect. The non-zero results indicate the type of failure.



## C/RTL Co-simulation

- 0. Different from Event-Driven Hardware Simulator
- 1.Phase#1: C simulation is executed to prepare the "input vectors" to the top-level function.
- 2.Phase#2: RTL simulation starts; it takes the input vectors and generates the "output vectors"
- 3.Phase#3: C simulation of the test bench main() function continues. It takes the "output vectors" returned from the RTL simulation and performs verification of the result.





#### Requirement for Co-simulation

```
@E [SIM-345] Cosim only supports the following 'ap_ctrl_none' designs: (1) combinational designs; (2) pipelined design with task interval of 1; (3) designs with array streaming or hls_stream ports.

@E [SIM-4] *** C/RTL co-simulation finished: FAIL ***
```

- Interface Synthesis Requirement
  - Top-level function using ap\_ctrl\_chain or ap\_ctrl\_hs (can no use ap\_ctrl\_none)
  - Or design must be purely combinational (evaluate in one cycle)
  - Top function must have an initiation interval of 1. No handshake in the data argument. Input test vector are fed into RTL all at once
  - Interface must be all arrays streaming with axis or ap\_hs
- Provide sufficient FIFO depth to avoid stall or deadlock
  - Depth declared for the interface is too small. Create Deadlock
- Certain unsupported Optimization for array or structs
  - Multiple transformation on array on the interface or array within structs
    - Vertical mapping, Reshape, Partition
  - Not support
    - Horizontal mapping, Vertical mapping
    - Conditional access on the AXI4-Stream with register slice enabled
    - Mapping arrays to streams
- Use Waveform Viewer or Co-simulation deadlock viewer



https://www.boledu.org/textbooks/hls-textbook/application-acceleration-development-flow/crtl-co-simulation#crtl-co-simlation

### Provide Sufficient FIFO Depth to Prevent Co-sim Deadlock

```
#pragma HLS interface mode= m-axi port=<name> bundle=<string> \
register register_mode=<mode> depth=<int> offset=<string> latency=<value>\
clock=<string> name=<string> storage_type=<value>\
num_read_outstanding=<int> num_write_outstanding=<int> \
max_read_burst_length=<int> max_write_burst_length=<int>
```

```
#pragma HLS stream variable=<variable> type=<type> depth=<int>
```

depth: Specifies the maximum number of samples for the test bench to process.



## Steps to Development Application Accelerator



#### **Development Flow**

- 1. Identify applicable code, e.g., Github
- 2. Reproduce the Github result
- 3. Identify function to accelerate host/kernel partition
- 4. Make kernel code self-contained, i.e. no library call
- 5. Run C-simulation; the result should match step#2
- 6. Convert to Synthesizable HLS C/C++
- 7. Run Co-sim with generated RTL code compare with Step#5
- 8. Performance / Area optimization by analyzing the timing profile
- Port to FPGA and verify the result and performance of the whole application scenario

**BOLEDU HLS Textbook: application acceleration development flow** 

https://www.boledu.org/textbooks/hls-textbook/application-acceleration-development-flow/introduction



#### Step#1: Identify Application Code Base

- Identify the application and implementation algorithm
- Search for a good Github repository, e.g., active, update frequency, collaborator.
  - <a href="https://www.quora.com/How-do-you-measure-a-good-github-repository">https://www.quora.com/How-do-you-measure-a-good-github-repository</a>
- Test data set is important

For example Visual Odometry project uses

https://github.com/FoamoftheSea/KITTI visual odometry



#### Step#2: Reproduce the Github result

- Compile and run the application to replicate the result
  - What if the Github content is not complete, or the tool version mismatch?
- Compiler & Link with GNU Compiler tool chain, make it also run in Vitis IDE environment
  - <a href="https://github.com/bol-edu/robotics-computing?tab=readme-ov-file#toolchain-and-prerequisites">https://github.com/bol-edu/robotics-computing?tab=readme-ov-file#toolchain-and-prerequisites</a>
- Establish a baseline application performance
  - Measure Running Time
    - Profiling tools : valgrind, callgrind, gprof
    - Use <time.h>, clock()
  - Measure Throughput
  - Determine if it is memory-bound
  - Establish Overall Acceleration Goals



#### Step#3: Identify function to accelerate – host / kernel partition

- Based on profiling result
- Identify Acceleration Potential
  - What is the parallelism of the function? Task-level, data-level
  - Computational Intensity? #-of-op / #-of-words-moved-from-slow-memory
  - Data access locality ? Spatial / Temporal locality
  - Bottleneck come from I/O, computation, data movement or synchronization?
    - PCIe throughput of 10GBs, software throughput of 50MBs, acceleration factor?



#### Step#3-1: Design partition and its Verification Methodology



- Each subfunction (Stereo Matching, Feature Extraction, Feature Tracking & Motion Estimation) has C and HLS-C version.
- Allow individual subfunction separately tested, concurrent development, including C-sim, Co-sim, and FPGA validation.
- Test data for each module is extracted from integrated test.



#### Step#4: Make kernel code self-contained, i.e. no library call

- Use of HLS Library
  - Vitis Accelerated Library: <u>https://github.com/Xilinx/Vitis Libraries</u>
  - Catapult HLSLibs: <a href="https://hlslibs.org/">https://hlslibs.org/</a>
- Reference above library source code, rewrite and optimize to your use
- Ensure the kernel code is selfcontained, i.e. no library call





#### Step#4-1: How to extract self-contained kernel code?

Open-source application code may contain complicated deep function calls. How to extract self-contained kernel code?

- 1. Elimination based on the whole package code, investigate and remove unnecessary code.
- 2. Addition Based on the algorithm datapath, only add the code to implement the function.

#### Which method will you use?



#### Step#5: Run C-simulation, the result should match step#2

- Mismatch could happen due to
  - Different Bit-accuracy
  - Float/Double handling
    - Accumulation of rounding error
    - Library function approximations
    - FPU support of extended precision affect on rounding of results
    - Constant propagation/folding effects
    - Handling of subnomals
  - Datapath difference
- Define allowed error tolerance



#### Step#6: Convert to Synthesizable HLS

- Unsupported C/C++ constructs
  - No system calls to the operating system
  - No dynamic memory allocation, use fixed array
    - The C/C++ constructs must be of a fixed or bounded size.
    - The implementation of those constructs must be unambiguous.
  - Pointer usage
- Add interface pragma
- Dataflow Architecture
- Datatype optimization

Ref: synthesis issues: Feature extraction:

https://github.com/bol-edu/robotics-computing/blob/main/feature-extraction/ppt/feature%20extraction%20log.pdf



#### Step#7: Run Co-sim with generated RTL code – compare with Step#5

- Cosim runs very slow, minimize the data size
- Use timeline trace \ schedule viewer and waveform to investigate if the execution as expected.
- Possible causes of mismatch
  - Register/storage initialization
  - Data dependency
  - Buffer overflow
  - •



#### Step#8: Performance / Area optimization by analyzing timing profile

- Using analysis tool
  - HLS Report
  - Profile Summary
  - Application Timeline
  - Waveform viewer
- Use dataflow
- Maximum Memory bandwidth
- Refer to the following ppt
  - hls-best-practice
  - hls-memory-architecture
  - hls\_architecture-design-examples



#### Step#9: FPG Validation

- Run individual kernels on FPGA before integrating all kernel on FPGA
- Possible Issues
  - Exceed FPGA resource
- Performance comparison: CPU v.s. FPGA

